## Title

Low-Inductance Asymmetrical Hybrid GaN HEMT Switching Cell Design for the FCML Converter in High Step-Down Applications

## Permalink

https://escholarship.org/uc/item/66r4n0vg

## ISBN

9781728189499

## Authors

Brooks, Nathan C
Horowitz, Logan
Abramson, Rose
et al.

## Publication Date

2021-06-17

DOI
10.1109/apec42165.2021.9487215

## Copyright Information

This work is made available under the terms of a Creative Commons Attribution-NonCommercial-NoDerivatives License, available at
https://creativecommons.org/licenses/by-nc-nd/4.0

Peer reviewed
(C) 2021 IEEE

2021 IEEE Applied Power Electronics Conference and Exposition (APEC)

# Low-Inductance Asymmetrical Hybrid GaN HEMT Switching Cell Design for the FCML Converter in High Step-Down Applications 

Nathan C. Brooks<br>Logan Horowitz<br>Rose A. Abramson<br>R. C. N. Pilawa-Podgurski

Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

# Low-Inductance Asymmetrical Hybrid GaN HEMT Switching Cell Design for the FCML Converter in High Step-Down Applications 

Nathan C. Brooks, Logan Horowitz, Rose Abramson, and Robert C. N. Pilawa-Podgurski<br>Department of Electrical Engineering and Computer Sciences, University of California Berkeley, Berkeley, CA, USA<br>E-mail: \{nathanbrooks, logan_h_horowitz, rose_abramson, pilawa\}@berkeley.edu


#### Abstract

Proper utilization of GaN devices generally necessitates ultra-low inductance printed circuit board (PCB) layout in the main commutation loop or switching cell of a power converter. The flying capacitor multilevel (FCML) topology in particular contains many of these switching cells, thus design optimization becomes critical. A novel asymmetrical cell layout design with sub- $\mathbf{1} \mathbf{n H}$ commutation loop inductance is proposed and characterized for the FCML by utilizing a transient- and impedance-based measurement technique in conjunction with 3D field simulation. To validate its efficacy, this switching cell design is demonstrated within a prototype high performance step-down intermediate bus converter supply ( $\mathrm{v}_{\text {out }}=48 \mathrm{~V}$ ) with wide input voltage range ( $\mathrm{v}_{\mathrm{in}}=48$ to 340 V ).


## I. Introduction

Hybrid switched capacitor topologies in general can achieve excellent simultaneous reduction in loss and volume by redistributing the energy processing requirements of bulky inductors to more energy dense capacitors and active switch components [1]. In particular, the flying capacitor multilevel (FCML) topology excels for regulated applications and remains competitive for wide input range conversion ratios as demonstrated by the high-performance prototypes in [2]-[5]. However, with multilevel topologies comes a greater quantity of active switching components, so maximizing switching speed and minimizing switching loss becomes critical. This work investigates the application of a standard lowinductance hybrid switching cell layout [6]-[8] to the FCML buck converter shown in Fig. 1 while simultaneously improving efficiency with the use of paralleled low-side FETs as shown in Fig. 2a. The remainder of the paper is organized as follows: Section II presents innovations in the switching cell layout highlighting the asymmetry in the complimentary switch pairs and the ultra-low commutation loop inductance; and Section III demonstrates experimental validation - both the commutation loop and the overall converter - with a high-performance multi-purpose hardware prototype. Finally, Section IV concludes the work.

## II. Switching Cell Layout

The FCML switching cell is distinct from a typical halfbridge as the high-side (HS) source and low-side (LS) drain of complimentary FETs are not equipotential. There are instead two flying capacitors adjacent to the FETs as indicated in


Fig. 1. 6-level FCML buck converter. (a) Full functional schematic. (b) Hardware prototype photograph (front-side).

Fig. 2a which altogether define the commutation loop of a single switching cell. The cascaded modularity of the FCML implies any inefficacy in the cell compounds with the number of levels. Thus, to markedly improve overall system performance for a large voltage step-down application, the core cell layout as illustrated in Fig. 2b is designed to be asymmetrical with low commutation loop inductance to optimize conduction losses and improve switching speed, respectively.
The utilization of GaN - instead of Si - devices enables improved converter performance considering system trade-offs in switching frequency, losses, and volume. GaN HEMTs have an inverse transconductance versus temperature relation which benefits current sharing when paralleling discrete components [9]. In addition, the GS61008T (GaN Systems) top-side-cooled GaN HEMT contains two symmetric interchangeable gate pins on either side of the package which specifically aids layout parallelization and allows for equivalent parasitic gate-loop inductance between all FETs [10]. GaN FETs also have high dv/dt transitions thus layouts with low parasitic inductances, especially when paralleling FETs, better enable full utilization of the devices. With sub-optimal layout, high gate resistance becomes necessary to dampen overshoot in $V_{d s}$ during turnon to prevent fatal over-voltages; this in turn increases switch overlap losses.


Fig. 2. Asymmetrical switching cell defintion, implementation, and characterization. (a) Exemplar asymmetrical switching cell with inductive parasitics. (b) Rendered switching cell with delineations for major and minor commutation paths (exaggerated PCB layer thicknesses).

Many layout aspects are critically dependent on application voltage creepage and clearance requirements. Other FCML switching cell designs in [3], [11] implement various vertical layouts necessary at 1000 V and/or for high altitude applications whereas the hybrid layout proposed in this work meets a 400 V compatibility requirement in less stringent environmental conditions.

## A. Asymmetrical Switching Cell

An asymmetrical switching cell - broadly defined by unequal on-state resistances between the HS and LS switches - aids in minimizing the overall conduction losses. In the case of a buck converter, as the voltage conversion ratio increases and the duty ratio $D$ decreases, the rms current in the LS switches becomes much larger than the rms current in the HS switches, i.e., $I_{L S}=\sqrt{1-D} \cdot I_{L}$ and $I_{H S}=\sqrt{D} \cdot I_{L}$. Consequently, ohmic conduction losses in the LS switches quickly dominate and thermally limit the converter as the load increases. So for each cell, LS switches should optimally have equal losses to the HS switches. To best achieve this, the LS on-state resistance $R_{d s, L S}$ should be smaller than the HS $R_{d s, H S}$ to offset the relative difference in rms current. For a specified input/output conversion ratio $M=1 / D$, the
conduction losses in each cell can be equated as

$$
\begin{equation*}
P_{c o n d, H S}=I_{H S}^{2} R_{d s, H S}=I_{L S}^{2} R_{d s, L S}=P_{\text {cond }, L S} \tag{1}
\end{equation*}
$$

to derive an ideal LS to HS on-state resistance ratio $K$ as

$$
\begin{equation*}
K=\frac{R_{d s, L S}}{R_{d s, H S}}=\frac{D}{1-D} \tag{2}
\end{equation*}
$$

To achieve switching cell asymmetry, the desired $K$ is achieved either using a single device for each side with different intrinsic $R_{d s, o n}$ [12] or with discrete parallel devices. This design implements the latter with one HS FET and $K$ paralleled LS FETs utilizing a single discrete device type. EPC manufactures a series of monolithic integrated GaN half-bridge cells, and various options are LS/HS asymmetric $(K=4)$ meant for high conversion ratio applications [12], [13].

The primary drawback to parallelization is increased switching overlap losses associated with the greater number of switches. For $K$ parallel switches, each switch sees the full rated voltage and only $1 / K$ of the rated current. However, the source and sink currents of the gate driving circuit must charge and discharge a larger effective input capacitance $C_{i s s, K}=K \cdot C_{i s s}$ and output capacitance $C_{o s s, K}=K \cdot C_{o s s}$ resulting in slower overall switching transitions. Thus determination of total losses when paralleling FETs is a multifaceted optimization dependent on the gate driving layout and circuitry. With proper cell design, an asymmetric cell can achieve only marginally worse switching losses compared to a non-paralleled design, especially when conduction losses dominate within the overall converter as in the aforementioned high power, wide-conversion-ratio application.

Despite a larger cell area due to parallelization, small cell volume is obtained by fully utilizing the available surface area on the back-side to minimize overall converter height. For this layout, there is ample room on the back-side of the printed circuit board (PCB) to incorporate a sufficient amount of flying capacitance necessary for FCML operation. Although this bulk flying capacitance is too electrically distant to achieve fast switching commutation (i.e., large commutation loop) by itself, small bypass capacitors can be used locally to alleviate potential impairments in switching performance.

Compared to a conventional 2-level power converter, hybridized switch-capacitor topologies - by their very nature - tend to be ultra-low profile with distributed lower-voltage switches and lower inductance requirements. To maintain consistency in the converter height throughout, the primary buck inductor tends to also be low-profile. For this design a standard 1.6 mm PCB thickness makes up almost a quarter of the overall converter height, and thus an inset inductor becomes a reasonable consideration to maximize the fill factor of the hardware. The inductor with lateral fins is inspired by an existing series of "winged" IHLW ${ }^{\text {TM }}$ inductors manufactured by Vishay; however, no commercially available options were rated for large enough saturation currents to fulfill the design needs of this work and a custom assembly utilizing


Fig. 3. Switching cell simulation (Q3D ANSYS) of front-side layer with excitation current $I_{e}=1$ A. (a) Illustration of surface current density distribution at a commutation frequency of $f=100 \mathrm{MHz}$ readily indicates the major and minor commutation paths. (b) Surface current density distribution at dc demonstrating proper current distribution between parallel FETs.

TABLE I
MEASUREMENT AND SIMULATION RESULTS OF COMMUTATION LOOP INDUCTANCE $L_{c} @ 100 \mathrm{MHz}$

| FET( $\cdot$ ) | A | AB | ABC | ABCD |
| :--- | :---: | :---: | :---: | :---: |
| Q3D sim. | 0.40 nH | 0.38 nH | 0.38 nH | 0.38 nH |
| Impedance meas. ${ }^{1}$ | 1.00 nH | 0.93 nH | 0.93 nH | 0.94 nH |
| Transient meas. $^{2}$ | 1.09 nH | 0.94 nH | - | - |
| Measurement error in $L_{c}$ is approximately $\pm 50 \mathrm{pH}$ at 1 nH.$$ |  |  |  |  |
| ${ }^{2}$ Measurement error in $L_{c}$ is approximately $\pm 100 \mathrm{pH}$ at 1 nH. |  |  |  |  |

commercial products ${ }^{1}$ was constructed.

## B. Commutation Loop Inductance

Reducing the commutation loop inductance diminishes voltage overshoot during switch transitions and can indirectly decrease switching losses, through purposeful reduction of deadtime and gate resistance; this is especially pertinent in a design with paralleled FETs. Overall, minimization of the various parasitic inductances in the switching cell layout were prioritized accordingly: (i) the common-source inductance in the paralleled LS FETs, (ii) the commutation loop inductance formed by the complimentary switch pair, and (iii) the gate loop inductance(s). These judgements are ultimately underscored by minimum voltage clearance requirements. A different prioritization of parasitics would result in a differently designed layout.

The hybrid switching cell as defined in [3], [6], [12], [14], [15] remains a competitive layout choice since all pertinent components are on the front-side of the PCB and the commutation loop path forms a low impedance path between the first (front-side) and second copper layers as denoted in Fig 2b. For low-profile GaN HEMT devices, the commutation loop trace width can be as wide as the component itself. In this 4layer PCB design, the first copper layer is $70 \mu \mathrm{~m}(2 \mathrm{oz}$.$) , the$

[^0]inner prepreg layer is $110 \mu \mathrm{~m}$, and the second copper layer is $35 \mu \mathrm{~m}$ ( 1 oz .) which forms a relatively small loop area. Maximization of trace width and minimization of loop area are first-order optimizations which reduce the overall commutation loop inductance $L_{c}$.

The proposed cell design uses only through vias which minimizes manufacturing complexity and cost; a more complex design with blind and buried vias could potentially utilize both the front and back-sides of the board to increase cell density without significant clearance concerns. An example of this extension to the hybrid cell layout design is presented in [6].

Two primary layout innovations - the asymmetrical switching cell and low commutation loop inductance - have been thus far discussed as mostly mutually exclusive design considerations. Typically in symmetric switching cell designs, the HS and LS FET(s) are evenly distributed to the greatest extent possible which equalizes the parasitic gate and commutation loop inductances of paralleled FETs [9], [16]-[18]. For the choice of GS61008T GaN FETs in a 6-level FCML at peak input voltage $v_{i n}=340 \mathrm{~V}$, the system design fully utilizes (with adequate margin) the device's voltage rating limit $\left(V_{d s, n o m}=68 \mathrm{~V}\right.$ versus $\left.V_{d s, \max }=100 \mathrm{~V}\right)$, however it notably underutilizes the device's continuous current rating limit $\left(I_{d s, n o m}=17 \mathrm{~A}\right.$ versus $I_{d s, \max , \text { cont }}=65 \mathrm{~A}$ at $T_{c}=100{ }^{\circ} \mathrm{C}$ ). The underutilized current capacity presents an opportunity - because of the asymmetric quantity of HS versus LS FETs - to also make the commutation path relative to each paralleled FET asymmetric (i.e., $L_{p, 1} \neq L_{p, 2}$ in Fig. 2a). Assuming symmetrical common-source inductance, gate inductance, and gate resistance, the closest LS FET $S_{L, A}$ which forms a major commutation loop with the HS FET $S_{H}$ (see Fig. 2b) turns on slightly before the other LS FETs $S_{L, B-D}$ which form minor commutation loop paths. Thus for a short period, most current $I_{d s, n o m}$ flows through $S_{L, A}$ until $S_{L, B-D}$ turn on and redistribute it equally.

## III. Experimental Validation

Utilizing preceding developments, a multi-purpose PCB hardware prototype capable of dc-dc and ac-dc operation as shown in Fig. 1b is designed to validate the switching cell efficacy. The converter is functionally a step-down intermediate bus converter supply ( $v_{\text {out }}=48 \mathrm{~V}$ ) with wide input voltage range ( $v_{i n}=48$ to 340 V ) and an output current rating of 14 A (or 650 W ). The necessity of an asymmetrical switching cell structure is especially attractive for a high voltage stepdown (or step-up) application, and a near-median input voltage of 240 V corresponds to a 5-to- 1 conversion ratio where the conduction loss in the single HS and four paralleled LS FETs are ideally equivalent according to (2). The gate drive design is a cascaded bootstrap structure as outlined in [19] using one Silicon Labs Si8271 isolated gate driver to drive each side of each switching cell.


Fig. 4. Transient-based measurement test circuit schematic. $R_{s}=100 \Omega$, $R_{b}=100 \mathrm{k} \Omega$.


Fig. 5. Measured high-side $V_{d s}$ during LS turn-on for varied configurations of paralleled low-side FETs. Input voltage $V_{s}=70 \mathrm{~V}$, sink current $I_{s}=$ 2 mA , and per-FET turn-on gate resistance $R_{g, \text { on }}=4 \Omega$.

## A. Switching Cell Evaluation

The overall commutation loop inductance $L_{c}$ serves as a reductive but fair metric for quantifying switching cell performance as it is geometrically rather than operationally dependent. However, target inductances below 1 nH are especially difficult to measure with reasonable accuracy and so several simulation tools and experimental testbeds have been utilized for validation in this work. Different circuit configurations are enumerated simply as a combination of LS FETs A, B, C, and D as designated in Fig. 6. For instance, configuration "FET(AB)" denotes the device-under-test (DUT) which contains both LS FET A and FET B, while "FET(B)" denotes the DUT containing only LS FET B.

1) $3 D$ field simulation: Simulation using ANSYS Q3D, a 3D electromagnetic field solver, extracts values of $L_{c}$ from the physical PCB geometry and these values are reported for different parallel quantities in Table I. Figures 3a and 3b are illustrations of current density at 100 MHz and dc frequencies, respectively, in the front-side copper plane. Current
distribution at $f=100 \mathrm{MHz}$ illustrates a major (dominant) commutation path and weaker minor commutation paths, while at dc all current is shared equally amongst the paralleled LS FETs as expected.
2) Transient-based measurement: The pulse-based measurement captures a transient step-response in the HS $V_{d s}$ of the switching cell for a LS turn-on transition. The FCML switching cell can be considered a more complex variation of the typical half-bridge cell except with an additional bypass capacitor between the HS drain and LS source. Consequently, a double-pulse test circuit [20] typically used for the latter is incompatible with the former. A specialized test circuit introduced in [3] and reproduced in Fig. 4, generates a groundreferenced voltage transient across a FET for a near-zero current $I_{d s}$. This voltage transient is then captured with a highbandwidth oscilloscope utilizing a low-inductance probe ${ }^{2}$. In principle, the dc voltage $V_{s}$ is set to the desired steady-state value of $V_{d s}$; the source resistors $R_{s}$ ensure the auxiliary circuit path is higher impedance than the sensitive commutation loop; and the bypass resistors $R_{b}$ dissipate energy in the bypass capacitors after the initial transient of the step response. Although not truly representative of the switching dynamics of the full system since $I_{d s} \approx 0$ and gate resistance $R_{g}=4 \Omega$, the transient measurement does provide some intuition regarding the switching rise time and relative voltage overshoot at nominal operating conditions.

Figure 5 depicts measured HS drain-source voltage $V_{d s, H S}$ after LS FET turn-on for different configurations of paralleled LS FETs. The frequency of the observed resonance in $V_{d s, H S}$ yields a relationship for extracting $L_{c}$ indirectly by utilizing the HS FET parasitic output capacitance $C_{o s s, H S}$ (derated for operating voltage) if approximated as a second-order LC circuit as

$$
\begin{equation*}
L_{c} \approx \frac{1}{\left(2 \pi f_{r}\right)^{2} C_{o s s}} \tag{3}
\end{equation*}
$$

assuming minimal damping and a linear $C_{o s s}$ throughout the damped oscillation. If the waveform oscillations are heavily distorted, then an FFT can estimate the fundamental frequency component of resonance. Observed waveform distortion arises from changes in the transient impedance associated with dynamic $R_{d s, o n}$ [21] as well as possible non-linearities in the capacitor ESR during large voltage swings [22], [23]. Evaluated results of (3) yield $L_{c}=0.93 \mathrm{nH}$ including all paralleled FETs as shown in Table I. Measurements are highly repeatable, however uncertainty in resonant frequency and $C_{o s s}$ (taken from datasheet) reduce inductance estimation accuracy to within $\pm 100 \mathrm{pH}$ using this transient-based method at 1 nH .
3) Impedance-based measurement: With proper calibration and configuration, the impedance analyzer ${ }^{3}$ testbed provides relatively accurate measurements of impedance (magnitude

[^1]

Fig. 6. Impedance-based measurement testbench and overlayed circuit schematic of the switching cell commutation loop across $v_{t}$. Batteries ( $V_{b}=6 \mathrm{~V}, R_{b a t}=1 \mathrm{k} \Omega$ ) keep the GaN FETs in the on-state.


Fig. 7. Measured commutation loop inductance across frequency, $L_{c}(f)$, processed from direct impedance measurement of the DUT using an impedance analyzer. Results are shown for increasingly paralleled quantities of LS FETs.
and phase) across frequency. Measured data can be used to directly compute loop inductance as

$$
\begin{equation*}
L_{c} \approx \frac{1}{\omega} \cdot\left(X_{\text {meas }}+\frac{1}{\omega C_{b}}\right) \tag{4}
\end{equation*}
$$

by assuming an equivalent series RLC circuit model, where the series (bypass) capacitance is a known quantity set by discrete components ${ }^{4}$ and $X_{\text {meas }}$ is the measured reactance of the loop. For these measurements, the DUT is a single switching cell configured similarly to the actual hardware during normal power conversion operation. This includes the HS GaN FET, some combination of the paralleled LS GaN FETs, and one

[^2]set of bypass capacitors as shown in Fig. 6. To maximize capacitance per unit volume, the bypass capacitor(s) in this DUT is a Class II dielectric and thus de-rates with applied voltage. The value of $C_{b}$ used in (5) closely matches the manufacturer's zero-voltage-bias specifications, however it can be refined by examining $X_{\text {meas }}$ at low frequencies where the impedance of $C_{b}$ dominates as
\[

$$
\begin{equation*}
X_{m e a s} \approx X_{C_{b}}=-\frac{1}{\omega C_{b}} \tag{5}
\end{equation*}
$$

\]

All the GaN FETs are held in an ohmic "on" state by utilizing two batteries which provide a stable, isolated, and noiseless $V_{b}=6 \mathrm{~V}$ dc voltage across each of the gatesource terminals, $V_{g s}$, for the HS and LS as shown in Fig. 6. Much of the loop area is defined by the GaN FETs, thus a testbench incorporating the FETs in an on-state captures the essential interactions of package inductance with the PCB traces including the solder joint to the pad, internal wire bonding to the die, and the die itself. These FETs must be in the on-state otherwise the impedance of $C_{o s s}$ irrevocably dominates the measurement and extraction of $L_{c}$ becomes impractical.
Results for the inductance of the commutation loop across frequency, $L_{c}$, are shown in Fig. 7 for different circuit configurations. This data demonstrates that after the addition of the first minor loop path (FET B) to the major loop (FET A), additional paralleled LS FETs (FET C and D) negligibly reduce $L_{c}$. Evaluated results of (5) yield $L_{c}=0.94 \mathrm{nH}$ @ $f=100 \mathrm{MHz}$ including all paralleled FETs as shown in Table I. Repeated measurements indicate accurate inductance measurement to within $\pm 50 \mathrm{pH}$ using this method, however accuracy degrades quickly for values below 1 nH and approaches the minimum resolution of the utilized impedance analyzer.
4) Summary of experimental results: Based on the results in Table I, the commutation loop inductance for the full system is approximately $L_{c} \approx 1.0 \mathrm{nH}$ especially considering the implicit reduction from the additional large but non-negligible minor commutation paths afforded by each parallel FET. For variations in experimental and simulation testbeds, the actual DUT differs slightly: the transient and impedance tests include all FETs and bypass capacitors while the Q3D simulation includes no real components but merely homogeneous rectangular segments. Inspection of Table I indicates increasing $L_{c}$ for testbeds with additional physical components. This trend is expected, especially when considering device parasitics and consequential package height compared to an ideal copper short that is flush with the PCB surface. There is also good agreement between measurements taken utilizing the transientbased and impedance-based experimental methods.

## B. Dc-dc Efficiency Evaluation

Although a multi-purpose prototype, the converter remains a highly volume-optimized design effective across a wide range of voltage conversion ratios with an enclosed box volume of $45 \mathrm{~cm}^{3}\left(2.7 \mathrm{in}^{3}\right)$ at a rated power throughput of 650 W resulting in an $14 \mathrm{~W} / \mathrm{cm}^{3}\left(240 \mathrm{~W} / \mathrm{in}^{3}\right)$ volumetric power density.


Fig. 8. Measured dc-dc efficiency measurements across various input voltages and resistive loads for the 6-level FCML buck converter with asymmetrical switching cell design. Switching frequency $f_{s}=100 \mathrm{kHz}$ and output voltage $V_{o}=48 \mathrm{~V}$.

The input/output efficiency for dc-dc operating conditions are recorded in Fig. 8 for a fixed output voltage across a range of input voltages and resistive loads. The present full-load efficiency at $P_{o}=650 \mathrm{~W}$ for a 7-to-1 conversion ratio is $\eta=96.6 \%$. Additionally, the efficiency results presented in Fig. 8 are thermally limited at $P_{o}=650 \mathrm{~W}$ with forced air cooling (400 LFM) and no heatsink.

## IV. Conclusion

The proposed asymmetrical hybrid PCB layout design for the switching cell of flying capacitor multilevel (FCML) converter jointly utilizes the fast switching transitions of GaN semiconductors while minimizing conduction losses in high step-down dc-dc applications. Paired with the inherent benefits of a multilevel topology - lower voltage rated switches and smaller overall passive component volume - marked improvement of the layout, quantified by experimentally validated sub-1 nH commutation loop inductance, results in a simultaneously high step-down, high power density, high efficiency power converter.

## Acknowledgement

The information, data, or work presented herein was funded in part by the Advanced Research Projects Agency-Energy (ARPA-E), U.S. Department of Energy, under Award Number DE-AR0000906 in the CIRCUITS program monitored by Dr. Isik Kizilyalli. The views and opinions of authors expressed herein do not necessarily state or reflect those of the United States Government or any agency thereof.

Rose Abramson was supported by the Department of Defense (DoD) through the National Defense Science \& Engineering Graduate (NDSEG) Fellowship Program.

## REFERENCES

[1] Y. Lei, W. Liu, and R. C. N. Pilawa-Podgurski, "An analytical method to evaluate and design hybrid switched-capacitor and multilevel converters," IEEE Transactions on Power Electronics, vol. 33, no. 3, pp. 2227-2240, 2018.
[2] Y. Lei, C. Barth, S. Qin, W. C. Liu, I. Moon, A. Stillwell, D. Chou, T. Foulkes, Z. Ye, Z. Liao, and R. Pilawa-Podgurski, "A 2 kw , singlephase, 7-level flying capacitor multilevel inverter with an active energy buffer," IEEE Transactions on Power Electronics, vol. PP, no. 99, pp. 1-1, 2017.
[3] T. Modeer, N. Pallo, T. Foulkes, C. B. Barth, and R. C. N. PilawaPodgurski, "Design of a gan-based interleaved nine-level flying capacitor multilevel inverter for electric aircraft applications," IEEE Transactions on Power Electronics, vol. 35, no. 11, pp. 12 153-12 165, 2020.
[4] Z. Liao, Y. Lei, and R. C. N. Pilawa-Podgurski, "Analysis and design of a high power density flying-capacitor multilevel boost converter for high step-up conversion," IEEE Transactions on Power Electronics, vol. 34, no. 5, pp. 4087-4099, 2019.
[5] Y. Zhang, J. Wang, and M. de Rooij, "Design optimization for a gan fetbased three-level synchronous buck converter," in 2020 IEEE Applied Power Electronics Conference and Exposition (APEC), 2020, pp. 659663.
[6] E. Gurpinar, F. Iannuzzo, Y. Yang, A. Castellazzi, and F. Blaabjerg, "Design of low-inductance switching power cell for gan hemt based inverter," IEEE Transactions on Industry Applications, vol. 54, no. 2, pp. 1592-1601, 2018.
[7] D. Reusch and J. Strydom, "Understanding the effect of pcb layout on circuit performance in a high-frequency gallium-nitride-based point of load converter," IEEE Transactions on Power Electronics, vol. 29, no. 4, pp. 2008-2015, 2014.
[8] B. Sun, K. L. Jorgensen, Z. Zhang, and M. A. E. Andersen, "Research of power loop layout and parasitic inductance in gan transistor implementation," IEEE Transactions on Industry Applications, pp. 1-1, 2020.
[9] Application Note: Design Considerations of Paralleled GaN HEMTbased Half Bridge Power Stage, GaN Systems, [Online] Available at www.gansystems.com.
[10] "Top-side cooled 100 v e-mode gan transistor," GaN Systems, rev 200402.
[11] S. Coday, A. Barchowsky, and R. C. N. Pilawa-Podgurski, "A 10level gan-based flying capacitor multilevel boost converter for radiationhardened operation in space applications," in 2021 IEEE Applied Power Electronics Conference and Exposition (APEC), 2021.
[12] D. Reusch, J. Strydom, and J. Glaser, "Improving high frequency dcdc converter performance with monolithic half bridge gan ics," in 2015 IEEE Energy Conversion Congress and Exposition (ECCE), 2015, pp. 381-387.
[13] Application Note: GaN Integration for Higher DC-DC Efficiency and Power Density, Efficient Power Conversion (EPC), [Online] Available at www.epc-co.com.
[14] B. Sun, R. Burgos, N. Haryani, S. Bala, and J. Xu, "Design, characteristics and application of pluggable low-inductance switching power cell of paralleled gan hemts," in IECON 2017-43rd Annual Conference of the IEEE Industrial Electronics Society, 2017, pp. 1077-1082.
[15] B. Sun, Z. Zhang, and M. A. E. Andersen, "Research of low inductance loop design in gan hemt application," in IECON 2018-44th Annual Conference of the IEEE Industrial Electronics Society, 2018, pp. 14661470.
[16] Application Note: PCB Layout Considerations with GaN HEMTs, GaN Systems, [Online] Available at www.gansystems.com.
[17] L. Lu, G. Liu, and K. Bai, "Critical transient processes of enhancementmode gan hemts in high-efficiency and high-reliability applications," CES Transactions on Electrical Machines and Systems, vol. 1, no. 3, pp. 283-291, 2017.
[18] Application Note: Effectively Paralleling Gallium Nitride Transistors for High Current and High Frequency Applications, Efficient Power Conversion (EPC), [Online] Available at www.epc-co.com.
[19] Z. Ye, Y. Lei, W. Liu, P. S. Shenoy, and R. C. N. Pilawa-Podgurski, "Improved bootstrap methods for powering floating gate drivers of flying capacitor multilevel converters and hybrid switched-capacitor converters," IEEE Transactions on Power Electronics, vol. 35, no. 6, pp. 5965-5977, 2020.
[20] Double Pulse Test Results for the GS-065-0xx-1-L PDFNs, GaN Systems, [Online] Available at www.gansystems.com.
[21] T. Foulkes, T. Modeer, and R. C. N. Pilawa-Podgurski, "Quantifying dynamic on-state resistance of gan hemts for power converter design via a survey of low and high voltage devices," IEEE Journal of Emerging and Selected Topics in Power Electronics, pp. 1-1, 2020.
[22] S. Coday, C. B. Barth, and R. C. N. Pilawa-Podgurski, "Characterization and modeling of ceramic capacitor losses under large signal operating conditions," in 2018 IEEE 19th Workshop on Control and Modeling for Power Electronics (COMPEL), 2018, pp. 1-8.
[23] S. Coday and R. C. N. Pilawa-Podgurski, "High accuracy calorimetric measurements and modeling of ceramic capacitor losses under large ripple operation," in 2020 IEEE Applied Power Electronics Conference and Exposition (APEC), 2020, pp. 188-194.


[^0]:    ${ }^{1} L=2 \times 3.3 \mu \mathrm{H}, 28$ A, Vishay IHLP6767GZER3R3M01

[^1]:    ${ }^{2}$ Keysight MSOX4154A ( $1.5 \mathrm{GHz}, 5 \mathrm{GSa} / \mathrm{s}$ ) oscilloscope with N2894A ( 700 MHz ) passive probe.
    ${ }^{3}$ Keysight E4990A impedance analyzer with 42941A impedance probe.

[^2]:    ${ }^{4} C_{b}=4 \times 47 \mathrm{nF}, 450 \mathrm{~V}$, TDK C2012X7T2W473K125AA

